Freescale Semiconductor Addendum

Document Number: MCIMX31RMAD Rev. 0, 12/2008

# Errata to MCIMX31 and MCIMX31L Applications Processors Reference Manual, Rev. 2.3

This document describes corrections to the *MCIMX31 and MCIMX31L Applications Processors Reference Manual*, Revision 2.3. For convenience, the section number and page number of the errata item in the reference manual are provided.

To locate any published updates for this document, refer to the world-wide website on the back page of this document.



© Freescale Semiconductor, Inc., 2008. All rights reserved.

Changes

4.3.8, 4-116 Add Section 4.3.8.1, "Software-Controllable Signals Register 0 (SCS0)," and Section 4.3.8.2, "Software-Controllable Signals Registers 1–3 (SCS1–SCS3)," as follows:

# 4.3.8.1 Software-Controllable Signals Register 0 (SCS0)

See Figure 4-199 for an illustration of valid bits in the Software-Controllable Signals Register 0 and Table 4-10 for its field descriptions.



| Figure 4-99 | Software   | Controllable | Signale | Register () |
|-------------|------------|--------------|---------|-------------|
| Figure 4-99 | . Soltware | Controllable | Signais | negister u  |

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LOCK         | <ul> <li>Lock this register. This bit is used to lock the contents of this register until the next reset. The intended usage is to have trusted software program the register as desired and lock it before allowing distrusted software to run. This bit is write only; reading this bit returns a zero.</li> <li>0 The register is not locked; it may be modified.</li> <li>1 The register is locked; all attempts to modify it are ignored.</li> </ul> |
| 6<br>SCS[27]      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5<br>SCS[26]      | IPU/ECT DMA Event Source Select. Selects either the IPU or ECT as the DMA event source.<br>0 IPU (default)<br>1 ECT                                                                                                                                                                                                                                                                                                                                       |
| 4–0<br>SCS[24:21] | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

# 4.3.8.2 Software-Controllable Signals Registers 1–3 (SCS1–SCS3)

See Figure 4-200 through Figure 4-202 for illustrations of valid bits in the Software-Controllable Signals Registers 1–3, and Table 4-11 through Table 4-13 for their field descriptions.



Errata to MCIMX31 and MCIMX31L Applications Processors Reference Manual, Rev. 2.3

Changes

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7<br>LOCK         | <ul> <li>Lock this register. This bit is used to lock the contents of this register until the next reset. The intended usage is to have trusted software program the register as desired and lock it before allowing distrusted software to run. This bit is write-only; reading this bit returns a zero.</li> <li>0 The register is not locked; it may be modified.</li> <li>1 The register is locked; all attempts to modify it are ignored.</li> </ul>                                                                                     |  |  |  |  |  |
| 6–2<br>SCS[20:16] | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 1<br>SCS[15]      | Drive strength control ipp_des0 for SDCLK and SDCLK. This bit is used in conjunction with<br>ipp_des1(sw_pad_ctl_sdclk[2] in the sw_pad_ctl_sdcke1_sdclk_sdclk register) to determine the<br>drive strength capability of these signals as follows:<br>Note: The settings of ipp_des0 is the reverse of the standard settings used in the sw_padctl<br>registers.<br>ipp_dse1* ipp_dse0** Drive Strength<br>0 1 Standard<br>0 0 High (default)<br>1 x Max<br>*sw_pad_ctl_sdclk[2]<br>**SCS[15]                                                |  |  |  |  |  |
| 0<br>SCS[14]      | <ul> <li>(For revision 2.0 and 2.0.1 silicon) Drive strength control ipp_des0 for SDBA1 and SDBA0. This bit is used in conjunction with SCS[7] in the SCS2 register (functions as ipp_dse1) to determine the drive strength capability of these signals as follows:</li> <li>Note: The settings of ipp_des0 is the reverse of the standard settings used in the sw_padctl registers.</li> <li>ipp_dse1* ipp_dse0** Drive Strength <ul> <li>0</li> <li>1</li> <li>1</li> <li>1</li> <li>x</li> <li>Max</li> </ul> </li> <li>*SCS[7]</li> </ul> |  |  |  |  |  |



Figure 4-101. Software Controllable Signals Register 2

Changes

## Table 4-12. Software Controllable Signals Registers 2

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7<br>LOCK    | Lock this register. This bit is used by the HAB to enable JTAG debugging, assuming that a properly signed command to do so is found and validated by the HAB. The HAB must lock the register before passing control to the OS whether or not JTAG debugging has been enabled.<br>0 The register is not locked; it may be modified.<br>1 The register is locked; all attempts to modify it are ignored.                                                                        |  |  |  |  |  |
| 6<br>SCS[13] | Reserved for future use.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 5<br>SCS[12] | (For revision 2.0 and 2.0.1 silicon) Drive strength control ipp_dse1 for SDQS[3:0]. This bit is used<br>in conjunction with SCS[8] in the SCS2 register (functions as ipp_dse0) to determine the drive<br>strength capability of these signals as follows (note that the definition of ipp_dse0 is reversed from<br>the standard description in the sw_pad_ctl registers):<br>ipp_dse1 (SCS[12]) ipp_dse0 (SCS[8]) drive strength                                             |  |  |  |  |  |
|              | $\begin{array}{c} 0 \\ 1 \\ \end{array} \\ \begin{array}{c} 1 \\ \end{array} \\ \begin{array}{c} \text{standard} \\ \end{array}$                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|              | 0 0 high (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|              | 1 x max                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 4<br>SCS[11] | (For revision 2.0 and 2.0.1 silicon) Drive strength control ipp_dse0 for SDCKE1 and SDCKE0. This bit is used to determine the drive strength capability of these signals as follows (note that the definition of ipp_dse0 is reversed from the standard description in the sw_pad_ctl registers and note that max drive strength is not an option for these signals):         ipp_dse0 (SCS[11])       drive strength         1       standard         0       high (default) |  |  |  |  |  |
| 3<br>SCS[10] | Reserved for future use.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 2<br>SCS[9]  | (For revision 2.0 and 2.0.1 silicon) Drive strength control ipp_dse0 for SDWE. This bit is used to determine the drive strength capability of these signals as follows (note that the definition of ipp_dse0 is reversed from the standard description in the sw_pad_ctl registers and note that max drive strength is not an option for these signals):                                                                                                                      |  |  |  |  |  |
|              | ipp_dse0 (SCS[9]) drive strength                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|              | 1 standard                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|              | 0 high(default)                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |

Changes

| Field       | Description                                                                                                                                                                                                                                                                                                                                                         |                              |                  |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------|--|--|--|
| 1<br>SCS[8] | (For revision 2.0 and 2.0.1 silicon)) Drive strength control ipp_dse0 for SDQS[3:0]. This bit is used in conjunction with SCS[12] in the SCS2 register (functions as ipp_dse1) to determine the drive strength capability of these signals as follows (note that the definition of ipp_dse0 is reversed from the standard description in the sw_pad_ctl registers): |                              |                  |  |  |  |
|             | ipp_dse1 (SCS[12])                                                                                                                                                                                                                                                                                                                                                  | ipp_dse0 (SCS[8]             | ) drive strength |  |  |  |
|             | 0                                                                                                                                                                                                                                                                                                                                                                   | 1                            | standard         |  |  |  |
|             | 0                                                                                                                                                                                                                                                                                                                                                                   | 0                            | high (default)   |  |  |  |
|             | 1                                                                                                                                                                                                                                                                                                                                                                   | х                            | max              |  |  |  |
| 0<br>SCS[7] | is used in conjunction<br>drive strength capabil<br>from the standard des                                                                                                                                                                                                                                                                                           | with SCS[14] in the SCS1 reg | ,                |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                     | 1 stanc                      | -                |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                     |                              |                  |  |  |  |
|             | 1                                                                                                                                                                                                                                                                                                                                                                   | x max                        | (default)        |  |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                     |                              |                  |  |  |  |



Figure 4-102. Software Controllable Signals Register 3

| Table 4-13. | Software | Controllable | Signals | <b>Registers 3</b> |
|-------------|----------|--------------|---------|--------------------|
|-------------|----------|--------------|---------|--------------------|

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LOCK   | <ul> <li>Lock this register. This bit is used by the HAB to enable JTAG debugging, assuming that a properly signed command to do so is found and validated by the HAB. The HAB must lock the register before passing control to the OS whether or not JTAG debugging has been enabled.</li> <li>0 The register is not locked; it may be modified.</li> <li>1 The register is locked; all attempts to modify it are ignored.</li> </ul> |
| 6<br>SCS[6] | MPEG4-EMI throughput improvement<br>0 INCR bus operation (INCR4 off)<br>1 INCR4 bus operation on AHB enabled                                                                                                                                                                                                                                                                                                                           |

Changes

#### Table 4-13. Software Controllable Signals Registers 3 (continued)

| Field                | Description |                                                                                                                                                                 |             |       |                                                                                |  |
|----------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|--------------------------------------------------------------------------------|--|
| 5–3<br>SCS[5]–SCS[3] |             | MSHC2 Programmable Delay Control – These bits determine the amount of delay added in the MSHC2 module between the internal SCLK to the external MSHC2_SCLK pin. |             |       |                                                                                |  |
|                      | SCS[5]      | SCS[4]                                                                                                                                                          | SCS[3]      | delay |                                                                                |  |
|                      | 0           | 0                                                                                                                                                               | 0           | 0     |                                                                                |  |
|                      | 0           | 0                                                                                                                                                               | 1           | 1 ns  |                                                                                |  |
|                      | 0           | 1                                                                                                                                                               | 0           | 2 ns  |                                                                                |  |
|                      | 1           | 1                                                                                                                                                               | 1           | 7 ns  |                                                                                |  |
| 2–0<br>SCS[2]–SCS[0] | MSHC1       | •                                                                                                                                                               | between the | •     | e bits determine the amount of delay added in the the external MSHC1_SCLK pin. |  |
|                      | 0           | 0                                                                                                                                                               | 0           | 0     |                                                                                |  |
|                      | 0           | 0                                                                                                                                                               | 1           | 1 ns  |                                                                                |  |
|                      | 0           | 1                                                                                                                                                               | 0           | 2 ns  |                                                                                |  |
|                      | 1           | 1                                                                                                                                                               | 1           | 7 ns  |                                                                                |  |

# 7.1.1, 7-1 Add "Internal Boot Mode by SD card" to the end of bulleted list.

7.2.1, 7-2

# Table 7-1. System Boot Mode Selection

Modify Table 7-1, "System Boot Mode Selection," as follows:

| Inputs<br>BOOT[4:0] | Output Signals Active Device           | Boot Address  | Comments                               | Туре     | Mask              |
|---------------------|----------------------------------------|---------------|----------------------------------------|----------|-------------------|
| 00000               | Bootloader USB/UART                    | 32'h0000_0000 | Via USB, UART<br>and more              | Internal | Rev 2.0 and 2.0.1 |
| 00001               | 8-bit NAND Flash (2 Kbytes per page)   | 32'h0000_0000 | —                                      |          | Rev 2.0 and 2.0.1 |
| 00010               | 8-bit NAND Flash (512 bytes per page)  | 32'h0000_0000 | —                                      |          | Rev 2.0 and 2.0.1 |
| 00011               | 16-bit NAND Flash (2 Kbytes per page)  | 32'h0000_0000 | —                                      |          | Rev 2.0 and 2.0.1 |
| 00100               | 16-bit NAND Flash (512 bytes per page) | 32'h0000_0000 | —                                      |          | Rev 2.0 and 2.0.1 |
| 00101               | 16-bit CS0 at D[15:0]                  | 32'h0000_0000 | —                                      |          | Rev 2.0 and 2.0.1 |
| 00110               | Bootloader Serial USB/UART             | 32'h0000_0000 | Via USB or UART                        |          | Rev 2.0.1         |
| 00111               | MMC_SD (2 Kbytes)                      | 32'h0000_0000 | SD Card                                |          | Rev 2.0.1         |
| 01000               | Bootloader Atlas-Serial USB/UART       | 32'h0000_0000 | Via USB or UART                        |          | Rev 2.0.1         |
| 01001               | M-Systems Disk On Chip (2 Kbytes)      | 32'h0000_0000 | MDOC FLASH                             |          | Rev 2.0 and 2.0.1 |
| 01001–01111         | Reserved                               | 32'h0000_0000 | Acts as<br>bootloader<br>UART/USB mode |          | Rev 2.0 and 2.0.1 |

Changes

| Inputs<br>BOOT[4:0] | Output Signals Active Device          | Boot Address    | Comments                                  | Туре     | Mask              |
|---------------------|---------------------------------------|-----------------|-------------------------------------------|----------|-------------------|
| 10000               | 8-bit NAND Flash (2 Kbytes per page)  | NANDFC base     | _                                         | External | Rev 2.0 and 2.0.1 |
| 10001               | 8-bit NAND Flash (512 bytes per page) | NANDFC base     | —                                         |          | Rev 2.0 and 2.0.1 |
| 10010               | 16-bit NAND Flash (2 Kbytes per page) | NANDFC base     | —                                         |          | Rev 2.0 and 2.0.1 |
| 10011               | 16-bit NAND (512 bytes per page)      | NANDFC base     | _                                         |          | Rev 2.0 and 2.0.1 |
| 10100               | 16-bit CS0 at D[15:0]                 | EMI base        | —                                         |          | Rev 2.0 and 2.0.1 |
| 10101–10110         | Reserved                              | External Memory | Acts as 16-bit<br>CS0-External            |          | Rev 2.0 and 2.0.1 |
| 10111               | Reserved                              | —               | Reserved for<br>Manufacturing<br>and Test | Internal | Rev 2.0 and 2.0.1 |
| 11xxx               | Reserved                              | _               | Manufacturing<br>and Test                 | _        | Rev 2.0 and 2.0.1 |

## Table 7-1. System Boot Mode Selection (continued)

7.6, 7-4 Add Section 7.6, "MMC/SD Card," as follows:

# 7.6 MMC/SD Card

The access to the card is done through SDHC on Port 1 and 1-bit mode. The internal ROM reads the first 2 Kbytes from the card and copies it to the base address of IRAM.

Figure 7-3 shows the SD Boot flow (including HighCapacity) starting from the MMC/SD Boot entry point.

Changes



Figure 7-3. SD Boot Flow (including HighCapacity) Starting from MMC/SD Boot Entry Point

Changes

Figure 7-4 shows the MMC Boot flow (including HighCapacity).



Figure 7-4. MMC Boot Flow (Including HighCapacity)

| 13.2.2.1, 13-3 | Add 2.0/2.0.1 revision rows and change "Device Marking" to "Device Mask" in |
|----------------|-----------------------------------------------------------------------------|
|                | column headings in Table 13-2, "SILICON_REV Settings," as follows:          |

| Table 13-2 | . SILICON | _REV Settings |
|------------|-----------|---------------|
|------------|-----------|---------------|

| SREV | Device                | Silicon Revision | Device Mask<br>Wafer Fab 1 | Device Mask<br>Wafer Fab 2 |
|------|-----------------------|------------------|----------------------------|----------------------------|
| 0x00 | i.MX31 and<br>i.MX31L | 1.0              | L38W                       | —                          |
| 0x10 | i.MX31                | 1.1              | 2L38W                      | —                          |
| 0x11 | i.MX31L               | 1.1              | 2L38W                      | —                          |

#### Changes

| SREV | Device  | Silicon Revision | Device Mask<br>Wafer Fab 1  | Device Mask<br>Wafer Fab 2 |
|------|---------|------------------|-----------------------------|----------------------------|
| 0x12 | i.MX31  | 1.15             | 2L38W<br>3L38W <sup>1</sup> | —                          |
| 0x13 | i.MX31L | 1.15             | 2L38W<br>3L38W <sup>1</sup> | _                          |
| 0x14 | i.MX31  | 1.2              | 3L38W <sup>2</sup>          | M45G                       |
| 0x15 | i.MX31L | 1.2              | 3L38W <sup>3</sup>          | M45G                       |
| 0x28 | i.MX31  | 2.0/2.0.1        | _                           | M91E                       |
| 0x29 | i.MX31L | 2.0/2.0.1        | —                           | M91E                       |

<sup>1</sup> Misidentified device. IC stamped 3L38W, SREV register reads correct value: 2L38W. The device marking has the initial characters MCIMX31.

<sup>2</sup> Non-production part used for population of ADS boards. The device marking has the initial characters PCIMX31.

<sup>3</sup> Non-production part and is not available. The device marking has the initial characters PCIMX31.

## Changes

## THIS PAGE INTENTIONALLY LEFT BLANK

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks or registered trademarks of Freescale Semiconductor, Inc. in the U.S. and other countries. ARM, Multi-ICE, and the ARM Powered logo are registered trademarks of ARM Limited. ARM926EJ-S is a trademark of ARM Limited. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2008. All rights reserved.

Document Number: MCIMX31RMAD Rev. 0 12/2008

